| Name         |                                                                                   |
|--------------|-----------------------------------------------------------------------------------|
| ISU Net ID _ | @iastate.edu                                                                      |
| Lab Section  | (circle one): A (T 6-9), B (W 3-6), C (R 4-7), D (F 12-3),                        |
| E            | (F 3-6), <b>F</b> (T 12-3), <b>G</b> (W 6-9), <b>J</b> (W 12-3), <b>K</b> (T 3-6) |

## **CprE 281**

## **Digital Logic**

Mock Examination #1

Time limit: 50 minutes

**Directions:** There are 7 questions in this exam. Each question is worth points indicated along with the problem. You should roughly spend 1 minute for every two point. So plan accordingly. If a problem appears to be hard, move on. Please read the questions carefully. Do not write more than what is required.

| Problem 1 2 3 4 | Score | _/ 14 points<br>_/ 16 points<br>_/ 17 points<br>_/ 10 points |
|-----------------|-------|--------------------------------------------------------------|
| 5<br>6<br>7     |       | / 12 points<br>_/ 14 points<br>_/ 17 points                  |
| Total           |       | (out of 100 points)                                          |

- 1. (Total 14 points) Consider the logic expression F = XY' + YZ' + ZX'.
  - (a) (4 points) Write the truth table.

(b) (2 points) Draw the circuit diagram using the logic gate symbols.

- (c) (2 points) Write the canonical sum-of-products expression. Do not use shorthand notation.
- (d) (2 points) Write the canonical sum-of-products expression in shorthand notation.
- (e) (2 points) Write the canonical product-of-sums expression. Do not use shorthand notation.
- (f) (2 points) Write the canonical product-of-sums expression in shorthand notation.

- 2. (Total 16 points) A 2-variable comparator circuit receives four input signals P1, P0, Q1, Q0 and produces an output signal F. The output F is 1 if either (i) P1>Q1 or (ii) P1=Q1 and P0 > Q0.
  - (a) (4 points) Write the truth table for the output function F.

| P1 | P0 | Q1 | Q0 | F |
|----|----|----|----|---|
| 0  | 0  | 0  | 0  |   |
| 0  | 0  | 0  | 1  |   |
| 0  | 0  | 1  | 0  |   |
| 0  | 0  | 1  | 1  |   |
| 0  | 1  | 0  | 0  |   |
| 0  | 1  | 0  | 1  |   |
| 0  | 1  | 1  | 0  |   |
| 0  | 1  | 1  | 1  |   |
| 1  | 0  | 0  | 0  |   |
| 1  | 0  | 0  | 1  |   |
| 1  | 0  | 1  | 0  |   |
| 1  | 0  | 1  | 1  |   |
| 1  | 1  | 0  | 0  |   |
| 1  | 1  | 0  | 1  |   |
| 1  | 1  | 1  | 0  |   |
| 1  | 1  | 1  | 1  |   |

(b) (5 points) Write the simplest logic expression for F by the Karnaugh map using SOP form.

(c) (5 points) Write the simplest logic expression for F by the Karnaugh map using POS form.

(d) (2 points) Let the cost of an expression be the total number of gates plus the total number of inputs of the circuit implementing the expression. Assume that AND gates and OR gates of any number of inputs can be used in the implementation. NOT gates to complement the input variables are also counted. What is the cost of the expressions in parts (b) and (c)?

3. (Total 17 points) Use K-map to get the **simplest SOP** expression for the functions below. (a) (4 points)

| CĎ | )  |    |    |    |    |
|----|----|----|----|----|----|
| AB |    | 00 | 01 | 11 | 10 |
|    | 00 | 1  | 0  | 0  | 1  |
|    | 01 | 0  | 1  | 1  | 0  |
|    | 11 | 1  | 1  | 0  | 1  |
|    | 10 | 1  | 0  | 0  | 1  |

(b) (4 points) ("d" means "Don't care conditions".)

| AB | }  |    |    |    |    |
|----|----|----|----|----|----|
| CD |    | 00 | 01 | 11 | 10 |
|    | 00 | 1  | 0  | d  | 1  |
|    | 01 | d  | 0  | 0  | d  |
|    | 11 | 1  | 1  | d  | 1  |
|    | 10 | 1  | 0  | d  | 1  |

(c) (9 points) F(A,B,C,D) = B'.C'.D' + A.C' + A'.B.C'.D + A.B'.C.D. + A.B.C.D'



5. (Total 12 points) The rules of Boolean algebra are listed below:

1a: 0.0 = 010a: x.y = y.x1b: 1+1=110b: x+y = y+x2a: 1.1 = 111a: x.(y.z) = (x.y).z2b: 0+0=011b: x+(y+z) = (x+y)+z3a: 0.1 = 1.0 = 012a: x.(y+z) = x.y + x.z3b: 1+0=0+1=112b: x+y.z = (x+y).(x+z)13a: x+x.y = x4a: If x=0, then x'=14b: If x=1, then x' = 013b: x.(x+y) = x5a: x.0 = 014a: x.y+x.y' = x5b: x+1 = 114b: (x+y)(x+y') = x15a: (x.y)' = x'+y'6a: x.1 = x6b: x+0 = x15b: (x+y)' = x'.y'7a: x.x = x16a: x+x'.y = x+y7b: x+x = x16b: x.(x'+y) = x.y8a: x.x' = 08b: x+x'=19: (x')' = x

Prove the equality (a + b).(a'b' + a + b') = a(a) (2 points) by truth table.

each step.

(b) (5 points) by Boolean algebra. Please show **all steps** and write down the rule number for

(c) (5 points) by verifying its dual theorem using Boolean algebra. Please show **all steps** and write down the rule number for each step.

| 6. | <ul> <li>(Total 14 points) Consider the logic function F(A,B) = A.B + A'.B'. Assume A' and B' are given as inputs.</li> <li>(a) (4 points) Draw a circuit diagram to show an implementation of F using 2-input NAND gates only. Use as few NAND gates as possible.</li> </ul> |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | (b) (1 points) If each 2-input NAND gate is implemented as a CMOS gate, how many transistors are there for the circuit in part (a)?                                                                                                                                           |
|    | (c) (6 points) Draw a circuit diagram to show an implementation of F using 2-input NOR gates only. Use as few NOR gates as possible.                                                                                                                                          |
|    | (d) (1 points) If each 2-input NOR gate is implemented as a CMOS gate, how many transistors are there for the circuit in part (c)?                                                                                                                                            |
|    | (e) (2 points) If F is implemented directly as a CMOS complex gate, how many transistors are required? You do not need to show the circuit.                                                                                                                                   |

7. (Total 17 points) A company MacroHard introduces a new type of gate called BILL (**B**rilliant Industrial Low-power Logic) gate with three inputs A, B and C and one output F. Its functionality is specified by the following truth table. Its circuit symbol is also shown below. Since the inputs of the BILL gate is not symmetric, please label the inputs of the gate by "S", "0" and "1" as in the circuit symbol shown.

| A | В | C | F |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 1 |



They claim that the BILL gate can be used to replace all other types of gates. We will verify their claim in this question. (<u>Hint</u>: You may find it useful to derive a simplified SOP expression for F from the truth table. The simplified SOP is **not** required but it may be a good way to try if you do not have any idea how to do this question.)

(a) (4 points) Draw a circuit to show how to implement a NOT gate using one BILL gate.

(b) (5 points) Draw a circuit to show how to implement an AND gate using one BILL gate.

| (Question 7 cont'd) (c) (6 points) Draw a circuit to show how to implement an OR gate using one BILL gate.                                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                        |
|                                                                                                                                                        |
|                                                                                                                                                        |
|                                                                                                                                                        |
|                                                                                                                                                        |
|                                                                                                                                                        |
|                                                                                                                                                        |
|                                                                                                                                                        |
| (d) (2 points) In fact, the BILL gate is a very commonly used circuit that you have seen several times in the class. What is the name of this circuit? |
|                                                                                                                                                        |
|                                                                                                                                                        |
|                                                                                                                                                        |
|                                                                                                                                                        |
|                                                                                                                                                        |
|                                                                                                                                                        |
|                                                                                                                                                        |
|                                                                                                                                                        |
|                                                                                                                                                        |
|                                                                                                                                                        |
| (END OF EXAM)                                                                                                                                          |

## **Extra Exercises**

- 1. Perform the following conversions:
  - (a) (110011)<sub>2</sub> to decimal
  - (b)  $(81)_{10}$  to binary
  - (c)  $(0111101110)_2$  to hexadecimal
  - (d)  $(1A3)_{16}$  to binary
  - (e)  $(FEE)_{16}$  to octal
  - (f) (321)<sub>5</sub> to base 6 representation
- 2. For the logic expressions (X+Y)(X'+Y),
  - (a) Give the truth table
  - (b) Draw the circuit using the logic gate symbols
  - (c) Derive the canonical sum-of-products expression.
  - (d) Derive the canonical product-of-sums expression.
- 3. For the function in Mock Examination #1 Question 2:
  - (a) Write the canonical SOP expression for F. Do not use shorthand notation.
  - (b) Write the canonical SOP expression for F in shorthand notation.
  - (c) Write the canonical POS expression for F. Do not use shorthand notation.
  - (d) Write the canonical POS expression for F in shorthand notation.
- 4. The designers in the car manufacturing company Atoyot want to design a safety system such that an warning light will turn on if the condition below is satisfied:
  - Either the doors are closed and seat belts are unbuckled
  - Or seat belts are buckled and parking brake is on
  - Or parking brake is off and doors are not closed.

Use a truth table to write a sum-of-products expression which indicates when to turn the warning light on. Is the condition used by the safety system a reasonable one? (In other words, will the light turn on for some safe situation, or turn off for some unsafe situation?)

5. The circuit as shown consists of four 2-position switches, lamp and a power source. Give the truth table listing all possible combinations of switch positions. Assign a "1" for the condition of a switch being closed and for the condition of lamp being lit. Minimize the logic expression using Karnaugh map.



- 6. Prove or disprove the following:
  - (a) a + a' = 1
  - (b) ab + a'b' = 1

(c) 
$$ab'c + a'bc' = 1$$
  
(d)  $(ab + a'b')' = (a'b + ab')$ 

- 7. Use Boolean algebra to simplify the following functions. Please show all the steps and state explicitly all axioms/theorems/properties (i.e., 1a, 1b, ...., 16b) that you used.
  - (a) (a + b).a'.b'
  - (b) a'.(a + a'b)
  - (c) (a + a'bc).(a + c)'
- 8. Use K-map to simplify the function in Question 6(c).
- 9. This question compares different ways to implement the function

$$f(a, b, c, d) = \sum m(1, 2, 3, 13, 14, 15)$$

Let the cost of a circuit be defined as the number of transistors to implement the circuit. All gates used are implemented as CMOS gates. Gates of any number of inputs are allowed.

- (a) Simplify f by K-map using SOP form. Draw the circuit for the simplified SOP expression. What is the cost of the circuit?
- (b) Simplify f by K-map using POS form. Draw the circuit for the simplified POS expression. What is the cost of the circuit?
- (c) By factoring the simplified SOP expression in (a), we can show that  $f = (a'b' + ab) \cdot (d + c)$ . Draw the corresponding circuit. Notice that it is a 4-level circuit (including NOT gates). What is the cost of the circuit?
- (d) Suppose we use the DeMorgan's law to transform the circuit in (a) to use NAND, NOR and NOT gates. Draw the resulting circuit. What is the cost of this circuit?
- (e) Suppose we use the DeMorgan's law to transform the circuit in (b) to use NAND, NOR and NOT gates. Draw the resulting circuit. What is the cost of this circuit?
- (f) Suppose we use the DeMorgan's law to transform the circuit in (c) to use NAND, NOR and NOT gates. Draw the resulting circuit. What is the cost of this circuit?
- 10. Implement the following two functions at the same time into a PLA similar to the one in Figure B.26 / B.27 but has 4 input variables a,b,c,d:

f1(a, b, c, d) = 
$$\Sigma$$
 m(1, 3, 5, 7, 10, 11, 14, 15)  
f2(a, b, c, d) =  $\Sigma$  m(1, 4, 5, 6, 7, 10, 12, 13, 14, 15)

11. Simplify the following function by K-map:

$$f(d, c, b, a) = \Pi M(0, 1, 2, 5, 9, 10) + D(3, 8, 11, 13, 14)$$
 (Note that the expression is in POS shorthand notation.)

- (a) in SOP form.
- (b) in POS form.
- 12. Given the function f = (ab + a'b' + c).(de + d'f).g
  - (a) What is the minimum number of 2-input LUTs required to implement f?
  - (b) What is the minimum number of 3-input LUTs required to implement f?